## A PROJECT REPORT ON

Hardware Description Language

Named as "Smart Watch"

Submitted to

DR. VIPIN KAMBLE

In Partial Fulfilment of the Requirement for the Award of

# B TECH. IN ELECTRONICS AND COMMUNICATION ENGINEERING

BY

ASHUTOSH SINGH BT18ECE010 MUDIT GUPTA BT18ECE013 ADITYA JAISWAL BT18ECE022



# DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING INDIAN INSTITUTE OF INFORMATION TECHNOLOGY, NAGPUR

BSNL-RTTC,Near TV Tower,Beside Balaji Temple, SEMINARY HILLS,NAGPUR-440006. 2019-2020

## Index

| Sr. No. | Description                      | Page<br>No. |
|---------|----------------------------------|-------------|
| - 1     | Abstract                         | 03          |
| 2       | Introduction                     | 03          |
| 3       | Components Used                  | 03          |
| 4       | Block Diagram                    | 04          |
| 5       | Flow Charts                      | 04          |
| 6       | Simulation Programs              | 06          |
| 7       | Program Explanation              | 09          |
| 8       | Results                          | 09          |
| 9       | Shortcomings and Future<br>Scope | 12          |
| 10      | References                       | 14          |

#### **Abstract:**

The Project idea was inspired from the concept used in our smartphones to measure small periods of times that is stopwatch, timer and alarm. A stopwatch starts measuring/counting time from the moment the start button is pressed and it goes on until pause button is pressed, to start counting time again we can reset it by pressing the stop/reset button. For timer, we set enter a specific amount of time after which we want an alert that the specified time has passed. Functioning of an alarm is similar to that of timer but instead of alerting once it repeats forever until stopped to alert after the specified time has passed.

Only the simulation part could be achieved due to unavailability of components and hence its shown in simulation how the concept could be implemented.

#### **Introduction:**

For achieving the given aim, we are using Xilinx Vivado for simulation purposes which can be implemented on FPGA for practical model. The HDL used is VHDL or VHSIC HDL.

There are 3 .vhd scripts each for stopwatch, timer and RIA (Repeated Interval Alerts) respectively which are integrated as components.

There will be an external 1KHz clock which will be used for all time measurement purposes. This clock is made using IC 555.

#### **Components Used:**

#### For Simulation:

Xilinx Vivado ISE Desing Suite 14.7

#### For Practical Implementations:

Spartan FPGA board

Numerical Number-pad

Push buttons

Wires

IC555 timer module

## **Block Diagram:**



### **Flow Charts:**





#### Flow for Alarm subprogram:



#### Flow for Stopwatch subprogram:



### **Simulation Program:**

```
-- Importing Libraries
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
--Entity Declaraction
entity Integration is
        port(clk, start, pause, rst: in bit;
        SelectLine:in bit vector(1 downto 0);
        intime_H,intime_M,intime_S,intime_MIL,PulseDur:inout integer;
        Out H, Out M, Out S, Out Mils:out integer;
        TimerOut:out bit;
        RIAout:out bit);
end Integration;
--Archtiecture Declaration
architecture Behavioral of Integration is
shared variable H,M,S,mils: integer :=0;
begin
        intime H \le 0;
        intime M \le 0;
        intime S<=5;</pre>
        intime MIL<=500;</pre>
        process(clk)
                begin
                --Timer Selection
                if (SelectLine="01") then
                if (rst='1') then
                        H:=0;
                        M:=0;
```

```
S := 0;
                mils:=0;
        end if;
        -- Starting Of timer
        if (start='1') then
                if (clk='1') then
                mils:=mils+1;
                end if;
                 if (mils=1000) then
                         S := S + 1;
                         mils:=0;
                 end if;
                 if (S=60) then
                         M := M + 1;
                         S := 0;
                         mils:=0;
                 end if;
                 if (M=60) then
                         H:=H+1;
                         M:=0;
                         S := 0;
                         mils:=0;
                 end if;
        end if;
        if (H=intime H and M=intime M and S=intime S and
        mils=intime MIL) then
                TimerOut<='1';</pre>
                TimerOut<='0' after 1000 ms;</pre>
                H:=0;
                M:=0;
                S := 0;
                mils:=0;
        end if;
end if;
-- Stopwatch Selection
if (SelectLine="00") then
        if (pause='0') then
                if (clk='1') then
                         mils:=mils+1;
                 end if;
                 if (mils=1000) then
                         S := S + 1;
                         mils:=0;
                 end if;
                 if (S=60) then
                         M := M + 1;
                         S := 0;
                         mils:=0;
                 end if;
                 if (M=60) then
                         H:=H+1;
                         M:=0;
                         S := 0;
                         mils:=0;
                end if;
        end if;
        if (rst='1') then
                H:=0;
                M:=0;
```

```
S := 0;
                              mils:=0;
                    end if;
                    Out H<=H;
                    Out M<=M;
                    Out S<=S;
                    Out Mils<=mils;
          end if;
          -- Repeated Interval Alarm
          if (SelectLine="10") then
                    if (clk='1') then
                              mils:=mils+1;
                    end if;
                    if (mils=1000) then
                              S := S + 1;
                              mils:=0;
                    end if;
                    if (S=60) then
                              M := M + 1;
                              S:=0;
                              mils:=0;
                    end if;
                    if (M=60) then
                              H:=H+1;
                              M:=0;
                               S := 0;
                              mils:=0;
                    end if;
                    \textbf{if} \hspace{0.1in} \texttt{(H=intime\_H} \hspace{0.1in} \textbf{and} \hspace{0.1in} \texttt{M=intime\_M} \hspace{0.1in} \textbf{and} \hspace{0.1in} \texttt{S=intime\_S} \hspace{0.1in} \textbf{and} \\
mils=intime MIL) then
                               RIAout <= '1';
                              RIAout <= '0' after 1000 ms;
                               H:=0;
                               M:=0;
                               S := 0;
                              mils:=0;
                    end if;
          end if;
          end process;
          -- For select line selection
          process(SelectLine)
          begin
                    H:=0;
                    M:=0;
                    S := 0;
                    mils:=0;
          end process;
end Behavioral;
```

#### **Program Explanation:**

According to the block diagram, the select line decides which module will be active and will take the available inputs.

For stopwatch: On every rising edge of external 1KHz clock, the millisecond counter increases and for every 1000<sup>th</sup> millisecond, the second counter increments and millisecond counter resets, similarly for every 60<sup>th</sup> second minute counter increments resetting seconds and milliseconds, same goes for the hour counter. These increments take place only if input start signal is high. These increments in counters are also reflected in the output signals which are integers and hence give an output of current ongoing time. The counters and output resets to zero if input reset signal is toggled to high.

For Timer: On every rising edge of external 1KHz clock the hours, minutes, seconds, milliseconds counter increases just like in stopwatch if start is high, but it also checks whether the counters match the input values or the time when the timer should stop. If the condition of matching satisfies then the timer stops giving high on output signal for 1 second and then turns back to low. The counters and output resets to zero if input reset signal is toggled to high.

For Alarm: On every rising edge of external 1KHz clock the hours, minutes, seconds, milliseconds counter decreases until it reaches zero and then it gives high as an output for 1 seconds and then starts the counting again and goes on forever until stop is high.

### Results:

The results for stopwatch simulation are as follows:

• When ran the simulation for 10 seconds:



• When ran the simulation for more 1 minute:



• When ran the simulation for 1 hour:



The results for Timer simulation is as follows:



The results for Alarm simulation are as follows:



#### **SHORTCOMINGS AND FUTURE SCOPE:**

Initially it was decided to use structural style of modelling but due to ineffective ways of handling condition of select line, the logical errors started to stack up.

The code for structural style modelling is as follow

```
--SmartWatch--
     -- Functions:
  3
     --1. Timer.
    --2. Stopwatch.
  6 -- 3. Repeated Interval Alert.
     library IEEE:
  8
     use IEEE.STD_LOGIC_1164.ALL;
  9
 10
 11 entity SmartWatch is
      port(intime_Hrs,intime_Min,intime_Sec,intime_MILs:inout integer;
 12
               Clk, Start, Stop, Reset: inout bit;
              Select Line:in bit vector(1 downto 0);
 14
 15
16
              Timer Out, RIA Out: out bit;
              Stop_Out_H, Stop_Out_M, Stop_Out_S, Stop_Out_MIL:out_integer);
 17 end SmartWatch;
 18
 19 architecture Behavioral of SmartWatch is
 20
 21 component timer
      port(rst,clk:in bit;
 22
          SelectLine:in bit_vector(1 downto 0);
 24
25
         start:inout bit;
intime H,intime M,intime S,intime MIL:inout integer;TimerOut:out bit);
 26 end component;
 27
 28 component Stopwatchin
 29
          port( clk, start, pause, reset: in bit;
 30
              SelectLine:in bit_vector(1 downto 0);
               Out_H,Out_M,Out_S,Out_Mils:out integer);
 31
 32 end component;
 33
 34 component RIA
35
      port(clk:in bit;
        SelectLine:in bit vector(1 downto 0);
       intime H,intime M,intime S,intime MIL:inout integer;
RIAout:out bit);
 37
 38
 39 end component;
 40
 41 -- signal intime Hrs, intime Min, intime Sec, intime MILs: integer;
     -- signal Clk, Start, Stop, Reset: bit;
 42
 43 -- signal Timer Out, RIA Out: bit;
 44 -- signal Stop_Out_H, Stop_Out_M, Stop_Out_S, Stop_Out_MIL:integer);
 45
 46 begin
         intime_Hrs<= intime_hrs when SelectLine="";
intime_Min<= intime_min when SelectLine="";
 47
 48 --
       -- intime Sec<= intime sec when SelectLine="";
 49
            --intime_MILs<= intime_mILs when SelectLine="";
 50
          Clk<= Clck when SelectLine="";
          Start<=Star_t when SelectLine="";
            Stop<=Sto_p when SelectLine="";
           Reset<=Rese_t when SelectLine="";
            Timer_Out<=Timer_Ou_t when SelectLine="";
           RIA Out <= RIA Ou t when SelectLine="";
 56
 57
            Stop_Out_H<=Stop_Ou_t_H when SelectLine="";
           Stop Out M<=Stop Ou t M when SelectLine="";
Stop Out S<=Stop Ou t S when SelectLine="";
 58
 59
          Stop_Out_MIL<=Stop_Ou_t_MIL when SelectLine="";
 60
 61
           STP: Stopwatchin port map (
 62
           SelectLine=>Select_Line,
 63
 64
           clk=>Clk.
 65
           start=>Start.
           pause=>Stop,
 66
           reset=>Reset,
 67
```

```
68
         Out H=>Stop Out H,
         Out M=>Stop Out M,
69
         Out S=>Stop Out S,
70
         Out_Mils=>Stop_Out_MIL);
71
72
73
         TMR: timer port map (
         SelectLine=>Select Line,
74
75
         clk=>Clk,
76
         start=>Start,
         rst=>Reset,
77
         intime H=>intime Hrs,
78
         intime M=>intime Min,
79
         intime S=>intime Sec,
80
         intime MIL=>intime MILs,
81
         TimerOut=>Timer Out);
82
83
        Alarm: RIA port map (
84
         SelectLine=>Select Line,
85
        clk=>Clk,
86
87
        intime H=>intime Hrs,
        intime M=>intime Min,
88
        intime S=>intime Sec,
89
         intime MIL=>intime MILs,
90
         RIAout=>RIA_Out);
91
92
93
   end Behavioral;
```

However due to certain circumstances the errors couldn't be solved and we went for easier all in one approach where all the three modules are implemented using behavioural modelling in a single process.

This project has countless implementations, may it be this one alone or integrating this with some bigger circuits. So this project acts as a module which makes it easier for it to be used in any and every modular projects. Some examples are:

- Integrating it in some smart watch or DIY smartphone.
- Making an automated college bell which can also be programmed.
- Making any timed controlled circuit such as smart power sockets.

With some improvements and additions this project can also evolve in a modular RTC (Real Time Clock) which can be used for fetching live date and time which is essential for almost every VLSI based projects.

For reducing size GPS can also be incorporated for accurate date and time according to position on earth even with daylight savings.

However for all this the limitation is the size of an FPGA board, the smaller it is the better as it can be added in every possible circuit as size wont be a limitation there.

## **References:**

- 1. stackoverflow.com
- 2. VHDL Primer by J.Bhasker
- 3. www.geeksforgeeks.com